KHALILI MAYBODI, FARNAM
KHALILI MAYBODI, FARNAM
Dipartimento di Ingegneria dell'Informazione e Scienze Matematiche
Mostra
records
Risultati 1 - 7 di 7 (tempo di esecuzione: 0.0 secondi).
A Dynamic Load Balancer for a Cluster of FPGA SoCs
2020-01-01 KHALILI MAYBODI, Farnam; Giorgi, Roberto
A Soft-IP for Performance Measuring of the Zynq Ultrascale+ CPU/FPGA interface
2019-01-01 KHALILI MAYBODI, Farnam; Giorgi, Roberto
An FPGA-based Scalable Hardware Scheduler for Data-Flow Models
2018-01-01 Procaccini, Marco; KHALILI MAYBODI, Farnam; Giorgi, Roberto
Energy Efficiency Exploration on the ZYNQ Ultrascale+
2018-01-01 Giorgi, Roberto; Khalili, Farnam; Procaccini, Marco
From COTSon to HLS: translating timing into an architecture
2018-01-01 Giorgi, Roberto; KHALILI MAYBODI, Farnam; Procaccini, Marco
Reconfigurable Logic Interface Architecture for CPU-FPGA Accelerators
2018-01-01 KHALILI MAYBODI, Farnam; Giorgi, Roberto; Procaccini, Marco
Translating Timing into an Architecture: The Synergy of COTSon and HLS (Domain Expertise: Designing a Computer Architecture via HLS)
2019-01-01 Giorgi, Roberto; KHALILI MAYBODI, Farnam; Procaccini, Marco
Titolo | Data di pubblicazione | Autore(i) | File | Abstract |
---|---|---|---|---|
A Dynamic Load Balancer for a Cluster of FPGA SoCs | 1-gen-2020 | KHALILI MAYBODI, Farnam; Giorgi, Roberto | - | |
A Soft-IP for Performance Measuring of the Zynq Ultrascale+ CPU/FPGA interface | 1-gen-2019 | KHALILI MAYBODI, Farnam; Giorgi, Roberto | - | |
An FPGA-based Scalable Hardware Scheduler for Data-Flow Models | 1-gen-2018 | Procaccini, Marco; KHALILI MAYBODI, Farnam; Giorgi, Roberto | - | |
Energy Efficiency Exploration on the ZYNQ Ultrascale+ | 1-gen-2018 | Giorgi, Roberto; Khalili, Farnam; Procaccini, Marco | - | |
From COTSon to HLS: translating timing into an architecture | 1-gen-2018 | Giorgi, Roberto; KHALILI MAYBODI, Farnam; Procaccini, Marco | - | |
Reconfigurable Logic Interface Architecture for CPU-FPGA Accelerators | 1-gen-2018 | KHALILI MAYBODI, Farnam; Giorgi, Roberto; Procaccini, Marco | - | |
Translating Timing into an Architecture: The Synergy of COTSon and HLS (Domain Expertise: Designing a Computer Architecture via HLS) | 1-gen-2019 | Giorgi, Roberto; KHALILI MAYBODI, Farnam; Procaccini, Marco | - |