In this paper, the influence of the clock slope (i.e., rise/fall time) on the performance and the energy dissipation of Pulsed flip-flop (FF) topologies is investigated. Results show that the adoption of a greater clock slope leads to a slight flip-flop energy increase, as well as to a negligible speed penalty. This insensitivity of Pulsed FF performance on the clock slope is shown to be a significant advantage that permits to relax (i.e., increase) the clock slope requirement at a given FF performance. In turn, this allows for downsizing the buffers of the local clock network, thereby reducing the overall energy dissipation within a clock domain. Detailed analysis shows that an optimum clock slope exists that minimizes the energy associated with the clock network within a clock domain. This optimization is shown to bring significant energy savings, which can be close to 50 % for a FF speed degradation of only a few percentage points. Extensive post-layout simulations are performed on a 65-nm CMOS technology to validate the theoretical results. ©2009 IEEE.
Alioto, M., Consoli, E., Palumbo, G. (2009). Impact of Clock Slope on Energy/Delay of Pulsed Flip-Flops and Optimum Clock Domain Design. In Proc. of ECCTD 2009 (pp.61-64). IEEE [10.1109/ECCTD.2009.5274988].
Impact of Clock Slope on Energy/Delay of Pulsed Flip-Flops and Optimum Clock Domain Design
Alioto M.;
2009-01-01
Abstract
In this paper, the influence of the clock slope (i.e., rise/fall time) on the performance and the energy dissipation of Pulsed flip-flop (FF) topologies is investigated. Results show that the adoption of a greater clock slope leads to a slight flip-flop energy increase, as well as to a negligible speed penalty. This insensitivity of Pulsed FF performance on the clock slope is shown to be a significant advantage that permits to relax (i.e., increase) the clock slope requirement at a given FF performance. In turn, this allows for downsizing the buffers of the local clock network, thereby reducing the overall energy dissipation within a clock domain. Detailed analysis shows that an optimum clock slope exists that minimizes the energy associated with the clock network within a clock domain. This optimization is shown to bring significant energy savings, which can be close to 50 % for a FF speed degradation of only a few percentage points. Extensive post-layout simulations are performed on a 65-nm CMOS technology to validate the theoretical results. ©2009 IEEE.I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.
https://hdl.handle.net/11365/36004
Attenzione
Attenzione! I dati visualizzati non sono stati sottoposti a validazione da parte dell'ateneo
