In this paper, ultra-low power current-mode subthreshold MOS Current-mode Logic (MCML) gates are discussed from a modeling and design perspective. A detailed analysis of the DC characteristics is presented, and the effect of process variations is analyzed in depth. Analysis allows for understanding the main limits of sub-threshold MCML gates in terms of delay/power variability. In particular, it is shown that process variations strongly affect the DC characteristics, and moderately impact delay and power consumption. Interestingly, delay and power variations are shown to be significantly reduced compared to typical values encountered in standard subthreshold CMOS logic. Criteria to size transistors to keep variations within assigned bounds are also derived. Results of Monte Carlo simulations with a 65-nm CMOS technology are reported to validate theoretical results. ©2009 IEEE.

Alioto, M., Leblebici, Y. (2009). Analysis and Design of Ultra-Low Power Subthreshold MCML Gates. In ISCAS 2009 (pp.2557-2560). IEEE [10.1109/ISCAS.2009.5118323].

Analysis and Design of Ultra-Low Power Subthreshold MCML Gates

ALIOTO M.;
2009-01-01

Abstract

In this paper, ultra-low power current-mode subthreshold MOS Current-mode Logic (MCML) gates are discussed from a modeling and design perspective. A detailed analysis of the DC characteristics is presented, and the effect of process variations is analyzed in depth. Analysis allows for understanding the main limits of sub-threshold MCML gates in terms of delay/power variability. In particular, it is shown that process variations strongly affect the DC characteristics, and moderately impact delay and power consumption. Interestingly, delay and power variations are shown to be significantly reduced compared to typical values encountered in standard subthreshold CMOS logic. Criteria to size transistors to keep variations within assigned bounds are also derived. Results of Monte Carlo simulations with a 65-nm CMOS technology are reported to validate theoretical results. ©2009 IEEE.
2009
9781424438273
Alioto, M., Leblebici, Y. (2009). Analysis and Design of Ultra-Low Power Subthreshold MCML Gates. In ISCAS 2009 (pp.2557-2560). IEEE [10.1109/ISCAS.2009.5118323].
File in questo prodotto:
Non ci sono file associati a questo prodotto.

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11365/18449
 Attenzione

Attenzione! I dati visualizzati non sono stati sottoposti a validazione da parte dell'ateneo