In this paper, FinFET stacks consisting of mixed three- (3T) and four-terminal (4T) devices are analyzed in terms of leakage. A novel figure of merit is introduced, and closed-form leakage models are derived. Analytical results are used to derive simple design criteria to minimize the leakage by properly mixing 3T and 4T devices in transistor stacks. The comparison with a bulk technology shows that properly designed FinFET circuits are able to reduce the leakage by one or two orders of magnitude.
Agostinelli, M., Alioto, M., Esseni, D., Selmi, L. (2008). Design and evaluation of mixed 3T-4T FinFET stacks for leakage reduction. In Proc. of PATMOS 2008 (pp.31-41). Berlin : SPRINGER-VERLAG BERLIN.
Design and evaluation of mixed 3T-4T FinFET stacks for leakage reduction
ALIOTO, MASSIMO;
2008-01-01
Abstract
In this paper, FinFET stacks consisting of mixed three- (3T) and four-terminal (4T) devices are analyzed in terms of leakage. A novel figure of merit is introduced, and closed-form leakage models are derived. Analytical results are used to derive simple design criteria to minimize the leakage by properly mixing 3T and 4T devices in transistor stacks. The comparison with a bulk technology shows that properly designed FinFET circuits are able to reduce the leakage by one or two orders of magnitude.I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.
https://hdl.handle.net/11365/17400
Attenzione
Attenzione! I dati visualizzati non sono stati sottoposti a validazione da parte dell'ateneo