In this paper a simple and accurate model to evaluate the energy consumption of the digital adiabatic circuits is proposed. It is based on a Linearization of the circuit, which leads to an RC mesh equivalent circuit. The obtained expression of the energy consumption of a generic adiabatic gate is very simple, thus it can be used for pencil-and-paper calculations. The predicted values were compared to Spice results using a 0.8 mu m CMOS technology. The average error is below 3.5%, and for practical switching frequencies the maximum error is always lower than 8%. Therefore, the proposed model can be also used to implement an accurate and efficient power simulator tool.
Alioto, M., Palumbo, G. (2000). Evaluation of Power Consumption in Adiabatic Circuits. In ISCAS 2000 (pp.II/629-II/632). IEEE [10.1109/ISCAS.2000.856407].
Evaluation of Power Consumption in Adiabatic Circuits
ALIOTO M.;
2000-01-01
Abstract
In this paper a simple and accurate model to evaluate the energy consumption of the digital adiabatic circuits is proposed. It is based on a Linearization of the circuit, which leads to an RC mesh equivalent circuit. The obtained expression of the energy consumption of a generic adiabatic gate is very simple, thus it can be used for pencil-and-paper calculations. The predicted values were compared to Spice results using a 0.8 mu m CMOS technology. The average error is below 3.5%, and for practical switching frequencies the maximum error is always lower than 8%. Therefore, the proposed model can be also used to implement an accurate and efficient power simulator tool.I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.
https://hdl.handle.net/11365/17320
Attenzione
Attenzione! I dati visualizzati non sono stati sottoposti a validazione da parte dell'ateneo