In this paper, the mixed-topology Full Adder chains proposed in Ill are extensively analyzed versus technology. Analysis aims at exploring the power-delay design space in mixed-topology Full Adder chains, and evaluating the effect of technology scaling. The mixed-topology approach is also compared with the most representative single-topology circuits for technologies spanning five technology nodes (from 90 nm to 0.35 mu m). All circuits are designed at the transistor and the physical level for different design targets, and results account for the layout parasitics. Results demonstrate that the mixed-topology approach is very competitive for every design target, and its advantage over single-topology circuits increases as down-scaling the technology. As a result, the mixed-topology approach is expected to be increasingly appealing when implementing Full Adder chains in down-scaled technologies.

Alioto, M.B.C., G., P. (2007). High-Speed/Low-Power Mixed Full Adder Chains: Analysis and Comparison versus Technology. In Proc. of ISCAS 2007 (pp.2998-3001). New York : IEEE [10.1109/ISCAS.2007.377977].

High-Speed/Low-Power Mixed Full Adder Chains: Analysis and Comparison versus Technology

ALIOTO, MASSIMO BRUNO CRIS;
2007-01-01

Abstract

In this paper, the mixed-topology Full Adder chains proposed in Ill are extensively analyzed versus technology. Analysis aims at exploring the power-delay design space in mixed-topology Full Adder chains, and evaluating the effect of technology scaling. The mixed-topology approach is also compared with the most representative single-topology circuits for technologies spanning five technology nodes (from 90 nm to 0.35 mu m). All circuits are designed at the transistor and the physical level for different design targets, and results account for the layout parasitics. Results demonstrate that the mixed-topology approach is very competitive for every design target, and its advantage over single-topology circuits increases as down-scaling the technology. As a result, the mixed-topology approach is expected to be increasingly appealing when implementing Full Adder chains in down-scaled technologies.
2007
1424409209
Alioto, M.B.C., G., P. (2007). High-Speed/Low-Power Mixed Full Adder Chains: Analysis and Comparison versus Technology. In Proc. of ISCAS 2007 (pp.2998-3001). New York : IEEE [10.1109/ISCAS.2007.377977].
File in questo prodotto:
Non ci sono file associati a questo prodotto.

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11365/17298
 Attenzione

Attenzione! I dati visualizzati non sono stati sottoposti a validazione da parte dell'ateneo