In this paper a pencil and paper optimized design for CML and ECL gates are proposed. The approaches are based on simple models which show errors lower than 20% with respect Spice simulations. The optimization is performed in term of bias currents which give the minimum propagation delay, and it is demonstrate that at a price of a 10% propagation delay we can reduce power dissipation of 40%. Moreover, strategies to optimize the transistor area of the CML gates are also included. A comparison between optimized CML and ECL is carried out. It shows the advantage of the CML gate with respect the ECL in term of propagation delay. However, this feature of CML is paid in term of power dissipation. The simple models used and design strategies are validated by using both a traditional and a high-speed bipolar process which have transition frequency equal to 6 GHz and 20 GHz, respectively.

Alioto, M.B.C., Palumbo, G. (1999). Highly Accurate and Simple Models for CML and ECL gates. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 18(9), 1369-1375 [10.1109/43.784127].

Highly Accurate and Simple Models for CML and ECL gates

ALIOTO, MASSIMO BRUNO CRIS;
1999-01-01

Abstract

In this paper a pencil and paper optimized design for CML and ECL gates are proposed. The approaches are based on simple models which show errors lower than 20% with respect Spice simulations. The optimization is performed in term of bias currents which give the minimum propagation delay, and it is demonstrate that at a price of a 10% propagation delay we can reduce power dissipation of 40%. Moreover, strategies to optimize the transistor area of the CML gates are also included. A comparison between optimized CML and ECL is carried out. It shows the advantage of the CML gate with respect the ECL in term of propagation delay. However, this feature of CML is paid in term of power dissipation. The simple models used and design strategies are validated by using both a traditional and a high-speed bipolar process which have transition frequency equal to 6 GHz and 20 GHz, respectively.
1999
Alioto, M.B.C., Palumbo, G. (1999). Highly Accurate and Simple Models for CML and ECL gates. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 18(9), 1369-1375 [10.1109/43.784127].
File in questo prodotto:
File Dimensione Formato  
J1-highly accurate and simple model for CML and ECL.pdf

non disponibili

Tipologia: Post-print
Licenza: NON PUBBLICO - Accesso privato/ristretto
Dimensione 210.29 kB
Formato Adobe PDF
210.29 kB Adobe PDF   Visualizza/Apri   Richiedi una copia

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11365/35772
 Attenzione

Attenzione! I dati visualizzati non sono stati sottoposti a validazione da parte dell'ateneo